Research Catalog
VHDL modeling for digital design synthesis
- Title
- VHDL modeling for digital design synthesis / by Yu-Chin Hsu [and others].
- Publication
- Boston : Kluwer Academic, [1995], ©1995.
Items in the Library & Off-site
Filter by
1 Item
Status | Format | Access | Call Number | Item Location |
---|---|---|---|---|
Text | Request in advance | TK7868.D5 V34 1995 | Off-site |
Holdings
Details
- Additional Authors
- Hsu, Yu-Chin, 1958-
- Description
- xvii, 356 pages : illustrations; 25 cm
- Summary
- The purpose of VHDL Modeling for Digital Design Synthesis is to introduce VHSIC Hardware Description Language (VHDL) and its use for synthesis. VHDL is a hardware description language which provides a means of specifying a digital system over different levels of abstraction. It supports behavior specification during the early stages of a design process and structural specification during the later implementation stages.
- VHDL was originally introduced as a hardware description language that permitted the simulation of digital designs. It is now increasingly used for design specifications that are given as the input to synthesis tools which translate the specifications into netlists from which the physical systems can be built. One problem with this use of VHDL is that not all of its constructs are useful in synthesis.
- The specification of delay in signal assignments does not have a clear meaning in synthesis, where delays have already been determined by the implementation technology. VHDL has data-structures such as files and pointers, useful for simulation purposes but not for actual synthesis. As a result, synthesis tools accept only subsets of VHDL. This book covers the synthesis aspect of VHDL, while keeping the simulation-specifics to a minimum.
- . VHDL Modeling for Digital Design Synthesis is designed for working professionals as well as for graduate or undergraduate students. Readers can use this book to get acquainted with VHDL and to learn how it can be used in modeling of digital designs.
- Subjects
- Bibliography (note)
- Includes bibliographical references (p. [323]-326) and index.
- Contents
- 1. Introduction -- 2. Basic Structures in VHDL -- 3. Types, Operators and Expressions -- 4. Sequential Statements -- 5. Concurrent Statements -- 6. Subprograms and Packages -- 7. Modeling at the Structural Level -- 8. Modeling at the RT Level -- 9. Modeling at the FSMD Level -- 10. Modeling at the Algorithmic Level -- 11. Memories -- 12. VHDL Synthesis -- 13. Writing Efficient VHDL Descriptions -- 14. Practicing Designs -- A Reserved Words -- B Standard Library Packages.
- ISBN
- 0792395972 (alk. paper)
- LCCN
- 95020393
- OCLC
- 32625656
- ocm32625656
- Owning Institutions
- Columbia University Libraries