Research Catalog

A unified approach for timing verification and delay fault testing

Title
A unified approach for timing verification and delay fault testing / Mukund Sivaraman and Andrzej J. Strojwas.
Author
Sivaraman, Mukund, 1970-
Publication
Boston : Kluwer Academic, [1998], ©1998.

Items in the Library & Off-site

Filter by

1 Item

StatusFormatAccessCall NumberItem Location
TextRequest in advance TK7874.65 .S58 1998Off-site

Holdings

Details

Additional Authors
Strojwas, Andrzej J.
Description
xv, 155 pages : illustrations; 25 cm
Summary
  • A Unified Approach for Timing Verification and Delay Fault Testing applies concepts developed in the context of delay fault testing to path sensitization, which allows an accurate timing analysis mechanism to be developed. This path sensitization strategy is further applied for efficient delay fault diagnosis and delay fault coverage estimation.
  • A new path sensitization strategy called Signal Stabilization Time Analysis (SSTA) has been developed based on the fact that primitive PDFs determine the stabilization time of the circuit outputs. This analysis has been used to develop a feasible method to identify the primitive PDFs in a general multilevel logic circuit. An approach to determine the maximum circuit delay using this primitive PDF identification mechanism is also presented.
  • The Primitive PDF Identification based Timing Analysis (PITA) approach is proved to determine the maximum floating mode circuit delay exactly under any component delay model, and provides several advantages over previously reported floating mode timing analyzers.
  • A Unified Approach for Timing Verification and Delay Fault Testing will be of interest to university and industry researchers in timing analysis and delay fault testing as well as EDA tool development engineers and design verification engineers dealing with timing issues in USLI circuits. The book should also be of interest to digital designers and others interested in knowing the state-of-the-art in timing verification and delay fault testing.
Subject
  • Digital integrated circuits > Data processing
  • Digital integrated circuits > Testing
  • Electric fault location
  • Integrated circuits > Verification
Bibliography (note)
  • Includes bibliographical references (p. [139]-152) and index.
Contents
1. Introduction -- 2. Background -- 3. Primitive Path Delay Fault Identification -- 4. Timing Analysis -- 5. Delay Fault Diagnosis -- 6. Delay Fault Coverage -- 7. Epilogue.
ISBN
0792380797 (alk. paper)
LCCN
97042061
OCLC
ocm37713039
Owning Institutions
Columbia University Libraries